As of August 2020 the site you are on (wiki.newae.com) is deprecated, and content is now at rtfm.newae.com.

Changes

Jump to: navigation, search

CW305 Artix FPGA Target

70 bytes added, 20:36, 12 June 2016
Setting PLL Frequency
The CW305 contains a 3-channel PLL. This is provided by a CDCE906 chip, which as the following routing diagram shows contains an extremely flexible architecture:
 [[File:cw305_pllCw305_pll.png|400pxnone|thumb|400x400px|CDCE906 PLL Architecture, with CW305 Connections Marked]]
In the software, PLL1 and PLL2 are fixed to FPGA pins N13 and E12 respectively. The SMA output connector X6 can be connected to any of the PLLs (PLL0, PLL1, PLL2). This allows you to get a phase-matched clock on X6 that corresponds perfectly with a clock being fed to the FPGA. Due to the relative complexity of the PLL architecture, it's recommended to use an indirect API call method described below:
Approved_users, bureaucrat, administrator
1,956
edits

Navigation menu